

# 16-Mbit (1M x 16) Static RAM

### **Features**

- High speed

  □ t<sub>AA</sub> = 10 ns
- Low active power
  □ I<sub>CC</sub> = 175 mA at 10 ns
- Low CMOS standby power
  □ I<sub>SB2</sub> = 25 mA
- Operating voltages of 3.3 ± 0.3V
- 2.0V data retention
- Automatic power down when deselected
- TTL compatible inputs and outputs
- Easy memory expansion with  $\overline{CE}_1$  and  $CE_2$  features
- Available in Pb-free 54-Pin TSOP II and 48-Ball VFBGA packages

## **Functional Description**

The CY7C1061DV33 is a high performance CMOS Static RAM organized as 1,048,576 words by 16 bits.

To write to the device, take Chip Enables ( $\overline{\text{CE}}_1$  LOW and  $\text{CE}_2$  HIGH) and Write Enable ( $\overline{\text{WE}}$ ) input LOW. If Byte Low Enable ( $\overline{\text{BLE}}$ ) is LOW, then data from IO pins ( $\text{IO}_0$  through  $\text{IO}_7$ ), is written into the location specified on the address pins ( $\text{A}_0$  through  $\text{A}_{19}$ ). If Byte High Enable (BHE) is LOW, then data from IO pins ( $\text{IO}_8$  through  $\text{IO}_{15}$ ) is written into the location specified on the address pins ( $\text{A}_0$  through  $\text{A}_{19}$ ).

To read from the device, take Chip Enables ( $\overline{\text{CE}}_1$  LOW and CE<sub>2</sub> HIGH) and Output Enable ( $\overline{\text{OE}}$ ) LOW while forcing the Write Enable ( $\overline{\text{WE}}$ ) HIGH. If Byte Low Enable ( $\overline{\text{BLE}}$ ) is LOW, then data from the memory location specified by the address pins appears on IO<sub>0</sub> to IO<sub>7</sub>. If Byte High Enable ( $\overline{\text{BHE}}$ ) is LOW, then data from memory appears on IO<sub>8</sub> to IO<sub>15</sub>. See the Truth Table on page 9 for a complete description of Read and Write modes.

The input or output pins (IO $_0$  through IO $_{15}$ ) are <u>placed</u> in a high impedance state when the device <u>is deselected</u> ( $\overline{\text{CE}}_1$  HIGH/ $\overline{\text{CE}}_2$  LOW), the outputs <u>are disabled</u> (OE HIGH), the BHE and <u>BLE</u> are disabled (BHE, BLE HIGH), or during a write operation (CE $_1$  LOW, CE $_2$  HIGH, and WE LOW).

The CY7C1061DV33 is available in a 54-Pin TSOP II package with center power and ground (revolutionary) pinout, and a 48-Ball VFBGA package.





## **Selection Guide**

|                              | -10 | Unit |
|------------------------------|-----|------|
| Maximum Access Time          | 10  | ns   |
| Maximum Operating Current    | 175 | mA   |
| Maximum CMOS Standby Current | 25  | mA   |

# **Pin Configuration**

Figure 1. 54-Pin TSOP II (Top View) [1]



Figure 2. 48-Ball VFBGA (Top View) [1]



### Note

<sup>1.</sup> NC pins are not connected on the die.



# **Maximum Ratings**

Exceeding maximum ratings may shorten the useful life of the device. These user guidelines are not tested.

Storage Temperature ......-65°C to +150°C

Ambient Temperature with

Power Applied ...... –55°C to +125°C Supply Voltage on  $V_{CC}$  Relative to GND  $^{[2]}$ ....-0.5V to +4.6V

DC Voltage Applied to Outputs in High Z State  $^{[2]}$ ......-0.5V to  $V_{CC}$  + 0.5V

DC Input Voltage [2] ......-0.5V to V<sub>CC</sub> + 0.5V

| Current into Outputs (LOW) | 20 mA   |
|----------------------------|---------|
| Static Discharge Voltage   | >2001V  |
| (MIL-STD-883, Method 3015) |         |
| Latch Up Current           | >200 mA |

## **Operating Range**

| Range      | Ambient<br>Temperature | V <sub>cc</sub> |
|------------|------------------------|-----------------|
| Industrial | –40°C to +85°C         | $3.3V\pm0.3V$   |

## **DC Electrical Characteristics**

Over the Operating Range

| Parameter        | Description                                     | Test Conditions                                                                                                                                                                                                                                                                                        | _    | 10                    | Unit  |
|------------------|-------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------------|-------|
| Parameter        | Description                                     | rest Conditions                                                                                                                                                                                                                                                                                        | Min  | Max                   | Ollit |
| V <sub>OH</sub>  | Output HIGH Voltage                             | V <sub>CC</sub> = Min, I <sub>OH</sub> = -4.0 mA                                                                                                                                                                                                                                                       | 2.4  |                       | V     |
| V <sub>OL</sub>  | Output LOW Voltage                              | V <sub>CC</sub> = Min, I <sub>OL</sub> = 8.0 mA                                                                                                                                                                                                                                                        |      | 0.4                   | V     |
| V <sub>IH</sub>  | Input HIGH Voltage                              |                                                                                                                                                                                                                                                                                                        | 2.0  | V <sub>CC</sub> + 0.3 | V     |
| V <sub>IL</sub>  | Input LOW Voltage [2]                           |                                                                                                                                                                                                                                                                                                        | -0.3 | 0.8                   | V     |
| I <sub>IX</sub>  | Input Leakage Current                           | $GND \le V_I \le V_{CC}$                                                                                                                                                                                                                                                                               | -1   | +1                    | μА    |
| I <sub>OZ</sub>  | Output Leakage Current                          | $GND \le V_{OUT} \le V_{CC}$ , Output disabled                                                                                                                                                                                                                                                         | -1   | +1                    | μА    |
| I <sub>CC</sub>  | V <sub>CC</sub> Operating Supply Current        | $V_{CC}$ = Max, f = $f_{MAX}$ = 1/ $t_{RC}$ , $I_{OUT}$ = 0 mA CMOS levels                                                                                                                                                                                                                             |      | 175                   | mA    |
| I <sub>SB1</sub> | Automatic CE Power Down<br>Current — TTL Inputs | $\begin{aligned} &\text{Max V}_{\text{CC}},  \overline{\text{CE}}_1 \geq \text{V}_{\text{IH}},  \text{CE}_2 \leq \text{V}_{\text{IL},} \\ &\text{V}_{\text{IN}} \geq \text{V}_{\text{IH}}  \text{or}  \text{V}_{\text{IN}} \leq \text{V}_{\text{IL}},  \text{f} = \text{f}_{\text{MAX}} \end{aligned}$ |      | 30                    | mA    |
| I <sub>SB2</sub> | Automatic CE Power Down<br>Current —CMOS Inputs | $\begin{aligned} &\text{Max V}_{\text{CC}}, \ \overline{\text{CE}}_1 \geq \text{V}_{\text{CC}} - 0.3\text{V}, \ \text{CE}_2 \leq 0.3\text{V}, \\ &\text{V}_{\text{IN}} \geq \text{V}_{\text{CC}} - 0.3\text{V}, \ \text{or} \ \text{V}_{\text{IN}} \leq 0.3\text{V}, \ \text{f} = 0 \end{aligned}$     |      | 25                    | mA    |

Document Number: 38-05476 Rev. \*D

<sup>2.</sup>  $V_{IL}$  (min) = -2.0V and  $V_{IH}$ (max) =  $V_{CC}$  + 2V for pulse durations of less than 20 ns.



## Capacitance

Tested initially and after any design or process changes that may affect these parameters.

| Parameter        | Description       | Test Conditions                              | TSOP II | VFBGA | Unit |
|------------------|-------------------|----------------------------------------------|---------|-------|------|
| C <sub>IN</sub>  | Input Capacitance | $T_A = 25$ °C, $f = 1$ MHz, $V_{CC} = 3.3$ V | 6       | 8     | pF   |
| C <sub>OUT</sub> | IO Capacitance    |                                              | 8       | 10    | pF   |

## **Thermal Resistance**

Tested initially and after any design or process changes that may affect these parameters.

| Parameter         | Description                              | Test Conditions                                                         | TSOP II | VFBGA | Unit |
|-------------------|------------------------------------------|-------------------------------------------------------------------------|---------|-------|------|
| $\Theta_{JA}$     | Thermal Resistance (Junction to Ambient) | Still air, soldered on a 3 × 4.5 inch, four layer printed circuit board | 24.18   | 28.37 | °C/W |
| $\Theta_{\sf JC}$ | Thermal Resistance (Junction to Case)    |                                                                         | 5.40    | 5.79  | °C/W |

## **AC Test Loads and Waveforms**

The AC test loads and waveform diagram follows. [3]



### Note

Document Number: 38-05476 Rev. \*D

Valid SRAM operation does not occur until the power supplies have reached the minimum operating V<sub>DD</sub> (3.0V). 100 μs (t<sub>power</sub>) after reaching the minimum operating V<sub>DD</sub>, normal SRAM operation begins including reduction in V<sub>DD</sub> to the data retention (V<sub>CCDR</sub>, 2.0V) voltage.



## **AC Switching Characteristics**

Over the Operating Range [4]

| Devenuetes                    | Decarintian                                                      | _   | 10  | 11:4 |
|-------------------------------|------------------------------------------------------------------|-----|-----|------|
| Parameter                     | Description                                                      | Min | Max | Unit |
| Read Cycle                    |                                                                  | 1   |     |      |
| t <sub>power</sub>            | V <sub>CC</sub> (Typical) to the First Access <sup>[5]</sup>     | 100 |     | μS   |
| t <sub>RC</sub>               | Read Cycle Time                                                  | 10  |     | ns   |
| t <sub>AA</sub>               | Address to Data Valid                                            |     | 10  | ns   |
| t <sub>oha</sub>              | Data Hold from Address Change                                    | 3   |     | ns   |
| t <sub>ACE</sub>              | CE <sub>1</sub> LOW/CE <sub>2</sub> HIGH to Data Valid           |     | 10  | ns   |
| t <sub>DOE</sub>              | OE LOW to Data Valid                                             |     | 5   | ns   |
| t <sub>LZOE</sub>             | OE LOW to Low Z                                                  | 1   |     | ns   |
| t <sub>HZOE</sub>             | OE HIGH to High Z [6]                                            |     | 5   | ns   |
| t <sub>LZCE</sub>             | CE <sub>1</sub> LOW/CE <sub>2</sub> HIGH to Low Z <sup>[6]</sup> | 3   |     | ns   |
| t <sub>HZCE</sub>             | CE <sub>1</sub> HIGH/CE <sub>2</sub> LOW to High Z [6]           |     | 5   | ns   |
| t <sub>PU</sub>               | CE <sub>1</sub> LOW/CE <sub>2</sub> HIGH to Power Up [7]         | 0   |     | ns   |
| t <sub>PD</sub>               | CE <sub>1</sub> HIGH/CE <sub>2</sub> LOW to Power Down [7]       |     | 10  | ns   |
| t <sub>DBE</sub>              | Byte Enable to Data Valid                                        |     | 5   | ns   |
| t <sub>LZBE</sub>             | Byte Enable to Low Z                                             | 1   |     | ns   |
| t <sub>HZBE</sub>             | Byte Disable to High Z                                           |     | 5   | ns   |
| Write Cycle <sup>[8, 9]</sup> |                                                                  |     |     |      |
| t <sub>WC</sub>               | Write Cycle Time                                                 | 10  |     | ns   |
| t <sub>SCE</sub>              | CE <sub>1</sub> LOW/CE <sub>2</sub> HIGH to Write End            | 7   |     | ns   |
| t <sub>AW</sub>               | Address Setup to Write End                                       | 7   |     | ns   |
| t <sub>HA</sub>               | Address Hold from Write End                                      | 0   |     | ns   |
| t <sub>SA</sub>               | Address Setup to Write Start                                     | 0   |     | ns   |
| t <sub>PWE</sub>              | WE Pulse Width                                                   | 7   |     | ns   |
| t <sub>SD</sub>               | Data Setup to Write End                                          | 5.5 |     | ns   |
| t <sub>HD</sub>               | Data Hold from Write End                                         | 0   |     | ns   |
| t <sub>LZWE</sub>             | WE HIGH to Low Z <sup>[6]</sup>                                  | 3   |     | ns   |
| t <sub>HZWE</sub>             | WE LOW to High Z <sup>[6]</sup>                                  |     | 5   | ns   |
| t <sub>BW</sub>               | Byte Enable to End of Write                                      | 7   |     | ns   |

### Notes

- Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5V, and input pulse levels of 0 to 3.0V. Test conditions for the read cycle use output loading shown in part a) of AC Test Loads and Waveforms, unless specified otherwise.

- 9. The minimum write cycle time for Write Cycle No. 2 ( $\overline{\text{WE}}$  controlled,  $\overline{\text{OE}}$  LOW) is the sum of  $t_{\text{HZWE}}$  and  $t_{\text{SD}}$ .



## **Data Retention Characteristics**

Over the Operating Range

| Parameter                      | Description                          | Conditions                                                                                                                 | Min             | Тур | Max | Unit |
|--------------------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------|-----------------|-----|-----|------|
| $V_{DR}$                       | V <sub>CC</sub> for Data Retention   |                                                                                                                            | 2               |     |     | V    |
| I <sub>CCDR</sub>              | Data Retention Current               | $V_{CC} = 2V$ , $\overline{CE}_1 \ge V_{CC} - 0.2V$ ,<br>$CE_2 \le 0.2V$ , $V_{IN} \ge V_{CC} - 0.2V$ or $V_{IN} \le 0.2V$ |                 |     | 25  | mA   |
| t <sub>CDR</sub> [10]          | Chip Deselect to Data Retention Time |                                                                                                                            | 0               |     |     | ns   |
| t <sub>R</sub> <sup>[11]</sup> | Operation Recovery Time              |                                                                                                                            | t <sub>RC</sub> |     |     | ns   |

## **Data Retention Waveform**



# **Switching Waveforms**

Figure 3. Read Cycle No. 1 [12, 13]



<sup>10.</sup> Tested initially and after any design or process changes that may affect these parameters.

<sup>11.</sup> Full device operation requires linear  $V_{CC}$  ramp from  $V_{DR}$  to  $V_{CC(min.)} \ge 50$   $\mu s$  or stable at  $V_{CC(min.)} \ge 50$   $\mu s$ . 12. The device is continuously selected.  $\overline{OE}_{L} = V_{IL}$ ,  $\overline{BHE}$ ,  $\overline{BLE}$  or both =  $V_{IL}$ , and  $CE_{2} = V_{IH}$ .

<sup>13.</sup> WE is HIGH for read cycle.



## Switching Waveforms (continued)

Figure 4. Read Cycle No. 2 (OE Controlled) [13, 14]



Figure 5. Write Cycle No. 1 ( $\overline{\text{CE}}$  Controlled) [15, 16, 17]



- 14. Address valid before or similar to  $\overline{CE}_1$  transition LOW and  $CE_2$  transition HIGH.

  15.  $\overline{CE}$  is a shorthand combination of both  $\overline{CE}_1$  and  $CE_2$  combined. It is active LOW.

  16. Data IO is high impedance if  $\overline{OE}$ ,  $\overline{BHE}$ , and/or  $\overline{BLE}$  =  $V_{H^+}$ .

  17. If  $\overline{CE}$  goes HIGH simultaneously with  $\overline{WE}$  going HIGH, the output remains in a high impedance state.



# Switching Waveforms (continued)

Figure 6. Write Cycle No. 2 (WE Controlled, OE LOW) [15, 16, 17]



Figure 7. Write Cycle No. 3 (BLE or BHE Controlled) [15]





## **Truth Table**

| CE <sub>1</sub> | CE <sub>2</sub> | OE | WE | BLE | BHE | 100-107  | IO <sub>8</sub> – IO <sub>15</sub> | Mode                       | Power                      |
|-----------------|-----------------|----|----|-----|-----|----------|------------------------------------|----------------------------|----------------------------|
| Н               | Х               | Χ  | Χ  | Х   | Х   | High Z   | High Z                             | Power Down                 | Standby (I <sub>SB</sub> ) |
| Х               | L               | Х  | Х  | Х   | Х   | High Z   | High Z                             | Power Down                 | Standby (I <sub>SB</sub> ) |
| L               | Н               | L  | Η  | L   | L   | Data Out | Data Out                           | Read All Bits              | Active (I <sub>CC</sub> )  |
| L               | Н               | L  | Н  | L   | Н   | Data Out | High Z                             | Read Lower Bits Only       | Active (I <sub>CC</sub> )  |
| L               | Н               | L  | Н  | Н   | L   | High Z   | Data Out                           | Read Upper Bits Only       | Active (I <sub>CC</sub> )  |
| L               | Н               | Х  | L  | L   | L   | Data In  | Data In                            | Write All Bits             | Active (I <sub>CC</sub> )  |
| L               | Н               | Х  | L  | L   | Н   | Data In  | High Z                             | Write Lower Bits Only      | Active (I <sub>CC</sub> )  |
| L               | Н               | Х  | L  | Н   | L   | High Z   | Data In                            | Write Upper Bits Only      | Active (I <sub>CC</sub> )  |
| L               | Н               | Н  | Н  | Х   | Х   | High Z   | High Z                             | Selected, Outputs Disabled | Active (I <sub>CC</sub> )  |

# **Ordering Information**

| Speed (ns) | Ordering Code       | Package<br>Diagram | Package Type                             | Operating<br>Range |
|------------|---------------------|--------------------|------------------------------------------|--------------------|
| 10         | CY7C1061DV33-10ZSXI | 51-85160           | 54-Pin TSOP II (Pb-Free)                 | Industrial         |
|            | CY7C1061DV33-10BVXI | 51-85178           | 48-Ball VFBGA (8 × 9.5 × 1 mm) (Pb-Free) |                    |

# **Package Diagrams**

Figure 8. 54-Pin TSOP Type II











# Package Diagrams (continued)

Figure 9. 48-Ball VFBGA (8 x 9.5 x 1 mm)





51-85178. \*\*



## **Document History Page**

| REV. | ECN NO. | Issue<br>Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|------|---------|---------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| **   | 201560  | See ECN       | SWI                | Advance datasheet for C9 IPP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| *A   | 233748  | See ECN       | RKF                | AC, DC parameters are modified as per EROS (Specification number 01-2165) Added Pb-free devices in the Ordering Information                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| *B   | 469420  | See ECN       | NXR                | Converted from Advance Information to Preliminary Corrected typo in the Document Title Removed –8 and –12 speed bins from product offering Removed Commercial Operating Range Changed 2G-Ball of FBGA and pin 40 of TSOPII from DNU to NC Included the Maximum ratings for Static Discharge Voltage and Latch Up Current or page 3 Changed I <sub>CC(Max)</sub> from 220 mA to 125 mA Changed I <sub>SB1(Max)</sub> from 70 mA to 30 mA Changed I <sub>SB2(Max)</sub> from 40 mA to 25 mA Specified the Overshoot specification in footnote 1. Updated the Ordering Information Table |
| *C   | 499604  | See ECN       | NXR                | Added note 1 for NC pins Updated Test Condition for I <sub>CC</sub> in DC Electrical Characteristics table Updated the 48-Ball FBGA Package                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| *D   | 1462583 | See ECN       | VKN/AESA           | Converted from preliminary to final Changed I <sub>CC</sub> specification from 125 mA to 175 mA Updated thermal specs                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

© Cypress Semiconductor Corporation, 2004-2007. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.